Title
Critical Area Computation For Missing Material Defects In Vlsi Circuits
Abstract
We address the problem of computing critical area for missing material defects in a circuit layout. The extraction of critical area is the main computational problem in very large scale integration yield prediction. Missing material defects cause open circuits and are classified into breaks and via blocks. Our approach is based on the L-infinity medial axis of polygons and the weighted L-infinity Voronoi diagram of segments. We also introduce the min-max Voronoi diagram of rectangles, a combinatorial structure of independent interest. The critical area problem for breaks and via blocks is reduced to variations of weighted L-infinity Voronoi diagram of segments. Plane sweep algorithms to compute the appropriate Voronoi diagrams for each case are presented. As a result, the critical area for breaks and via blocks on a single layer can be computed accurately in one pass of the layout, The time complexity is O(n log n) in the case of breaks and O((n + K)log n) in the case of via blocks, where n is the size of the input and K is upper-bounded by the number of interacting vias tin practice K is small), The critical area computation assumes square defects and reflects all possible defect sizes following the D(r) = r(0)(2)/r(3) defect size distribution. The method is presented for rectilinear layouts.
Year
DOI
Venue
2001
10.1109/43.920683
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS
Keywords
DocType
Volume
breaks, critical area, missing material defects, opens, via blocks, Voronoi diagrams, VLSI layout, yield prediction
Journal
20
Issue
ISSN
Citations 
5
0278-0070
6
PageRank 
References 
Authors
0.53
10
1
Name
Order
Citations
PageRank
Evanthia Papadopoulou111018.37