Title
A decoupling technique for efficient timing analysis of VLSI interconnects with dynamic circuit switching
Abstract
In today's high-speed/high-density very large scale integrated (VLSI) circuit designs with coupled interconnect lines, signal transients are strongly correlated with the input switching patterns. Signal-delay variations due to the input-switching patterns may be more than ±50% of the delay of an isolated single line. Thus, blind static timing-analysis techniques without consideration of the detailed switching effects may not be accurate enough to meet tight timing margins for today's deep submicron (DSM)-based VLSI circuits. In this paper, the signal-transient responses of multicoupled interconnect lines due to various input-switching patterns are analyzed in terms of the effective capacitances and effective inductances. Thereby, the critical delay line of multicoupled interconnect lines is decoupled into an effective single-isolated line. With the proposed novel decoupling technique for multicoupled interconnect lines, the accurate dynamic delay of strongly coupled interconnect lines can be readily determined with physical layout information. For example, in switching patterns, the paper shows that the signal delays calculated by using the effective single-line models have excellent agreement with SPICE simulations using the generic coupled interconnect circuit models. That is, the accuracy for both RC-dominant lines and RLC lines is within 10% error (but often within 5% error). Thus, without any significant modification of existing IC computer-aided design frameworks, the technique can be directly as well as usefully employed for accurate timing verification of DSM-based VLSI designs.
Year
DOI
Venue
2004
10.1109/TCAD.2004.831571
IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems
Keywords
DocType
Volume
decoupling technique,accurate timing verification,effective single-isolated line,VLSI interconnects,effective inductance,RLC line,effective single-line model,VLSI circuit,DSM-based VLSI design,effective capacitance,efficient timing analysis,accurate dynamic delay,dynamic circuit switching,RC-dominant line
Journal
23
Issue
ISSN
Citations 
9
0278-0070
7
PageRank 
References 
Authors
0.57
25
4
Name
Order
Citations
PageRank
Yungseon Eo1628.67
Seongkyun Shin2293.15
W. R. Eisenstadt3578.96
Jongin Shim4514.57