Title
Column-Parallel Vision Chip Architecture For High-Resolution Line-Of-Sight Detection Including Saccade
Abstract
Although the line-of-sight (LoS) is expected to be useful as input methodology for computer systems, the application area of the conventional LoS detection system composed of video camera and image processor is restricted in the specialized area, such as academic research, due to its large size and high cost. There is a rapid eye motion, so called 'saccade' in our eye motion, which is expected to be useful for various applications. Because of the saccade's very high speed, it is impossible to track the saccade without using high speed camera. The authors have been proposing the high speed vision chip for LoS detection including saccade based on the pixel parallel processing architecture, however, its resolution is very low for the large size of its pixel. In this paper, we propose and discuss an architecture of the vision chip for LoS detection including saccade based on column-parallel processing manner for increasing the resolution with keeping high processing speed.
Year
DOI
Venue
2007
10.1093/ietele/e90-c.10.1869
IEICE TRANSACTIONS ON ELECTRONICS
Keywords
Field
DocType
line-of-sight (LoS), saccade, vision chip, column-parallel processing
Vision chip,Computer graphics (images),Electronic engineering,Image processor,High-speed camera,Artificial intelligence,Computer vision,Image sensor,Chip,Pixel,Engineering,Video camera,Saccade
Journal
Volume
Issue
ISSN
E90C
10
1745-1353
Citations 
PageRank 
References 
1
0.63
3
Authors
7
Name
Order
Citations
PageRank
Junichi Akita18319.41
Hiroaki Takagi262.76
Keisuke Doumae310.63
Akio Kitagawa4114.11
Masashi Toda53914.63
Takeshi Nagasaki6589.94
Toshio Kawashima721.66