Abstract | ||
---|---|---|
A novel dedicated architecture for an HDTV video decoding chip is developed. Each task is mapped to a highly optimized hardware unit by classifying the video processing tasks into three levels. On the function level, a data driven architecture is adopted to make each processing unit operate once the processing data and buffer are available. Therefore the high computing efficiency of each unit is exploited, hardware is saved, and the computing capability is maximized compared with conventional pipeline decoder. On the system level, a decentralized control scheme is designed to provide high efficient communication between all the processing units to yield the best overall performance. Moreover it features simple control logic and minimum size of the connecting buffers |
Year | DOI | Venue |
---|---|---|
2001 | 10.1109/30.982782 | IEEE Trans. Consumer Electronics |
Keywords | Field | DocType |
HDTV,Decoding,Distributed control,Hardware,Computer architecture,Pipelines,Size control,Communication system control,Logic,Joining processes | Video processing,Data-driven,Decentralised system,High-definition television,Computer science,Chip,Control logic,Decoding methods,Computer hardware,Video decoder | Journal |
Volume | Issue | ISSN |
47 | 4 | 0098-3063 |
Citations | PageRank | References |
6 | 1.04 | 4 |
Authors | ||
3 |