Title
Reconfiguration Mechanism for an IP Block Based Interconnection
Abstract
This paper presents a reconfiguration mechanism for an on-chip interconnection scheme called Heterogeneous IP Block Interconnection (HIBI). Required memory structures and logical signal operations for the different configurations are explained. The possible applications for this kind of reconfiguration are discussed, including ways to enhance system performance, ease of design re-use, low power designs and fault tolerance. An overview of HIBI is given as a background information for the reader. The HIBI architecture is designed to exploit VHDL synthesis but the concept could conceivably be transferred to any synthesis environment.
Year
DOI
Venue
1999
10.1109/EURMIC.1999.794443
EUROMICRO
Keywords
Field
DocType
intellectual property,fault tolerance,protocols,system performance,signal processing,routing,network synthesis,fault tolerant,chip,hardware description languages
Architecture,Computer architecture,Computer science,Exploit,Fault tolerance,VHDL,Interconnection,Control reconfiguration,Hardware description language
Conference
Volume
Citations 
PageRank 
1
2
0.49
References 
Authors
0
4
Name
Order
Citations
PageRank
Kimmo Kuusilinna121627.10
Pasi Liimatainen220.49
Timo Hämäläinen31603194.30
Jukka Saarinen426446.21