Title
Designing an efficient hardware implication accelerator for SAT solving
Abstract
This paper discusses the design of a hardware accelerator for Boolean Constraint Propagation (BCP) using Field Programmable Gate Arrays (FPGA). In particular, we describe the detailed implementation of the inference engine, a key component of the accelerator that performs implications. Unlike previous efforts in FPGA assisted SAT solving, our design uses Block RAM (BRAM) to store instance information. This novel design not only facilitates fast lookup and update, but also avoids synthesizing overhead for each SAT instance. We demonstrate that SAT instances can be easily partitioned into multiple groups that can be processed by multiple inference engines in parallel. By exploiting parallelism in hardware, the BCP accelerator can infer implications in 6 to 17 clock cycles for a new variable assignment. In addition, our design supports dynamic insertion and deletion of learned clauses. Cycle accurate simulation shows that our BCP accelerator is 5-16 times faster than the conventional software based approach for BCP.
Year
DOI
Venue
2008
10.1007/978-3-540-79719-7_6
SAT
Keywords
DocType
Volume
hardware accelerator,boolean constraint propagation,field programmable gate array
Conference
4996
ISSN
ISBN
Citations 
0302-9743
3-540-79718-1
5
PageRank 
References 
Authors
0.52
11
4
Name
Order
Citations
PageRank
John D. Davis1111054.37
Zhangxi Tan216412.26
Fang Yu373342.23
Lintao Zhang43512200.80