Title
Reconfigurable split data caches: a novel scheme for embedded systems
Abstract
This paper shows that even very small reconfigurable data caches, when split to serve data streams exhibiting temporal and spatial localities, can improve performance of embedded applications without consuming excessive silicon real estate or power. It also shows that neither higher set-associativities nor large block sizes are necessary with reconfigurable split cache organizations. We use benchmark programs from the MiBench suite to show that our cache organization outperforms an 8k unified data cache in terms of miss rates, access times, energy consumption and silicon area. Finally we show how the saved area can be utilized for supporting techniques for improving performance of embedded systems. Our design enables the cache to be divided into multiple partitions that can be used for different processor activities other than conventional caching. In this paper we have evaluated one of those options to support "prefetching".
Year
DOI
Venue
2007
10.1145/1244002.1244160
SAC
Keywords
Field
DocType
silicon area,paper shows,reconfigurable split data cache,unified data cache,small reconfigurable data cache,novel scheme,cache organization,reconfigurable split cache organization,embedded application,consuming excessive silicon,data stream,embedded system,embedded systems,cache,real estate
Cache invalidation,Cache pollution,Cache,Computer science,Parallel computing,Page cache,Cache algorithms,Cache coloring,Bus sniffing,Smart Cache,Embedded system
Conference
ISBN
Citations 
PageRank 
1-59593-480-4
3
0.40
References 
Authors
16
4
Name
Order
Citations
PageRank
Afrin Naz1264.32
Krishna M. Kavi234244.89
JungHwan Oh352044.87
Pierfrancesco Foglia419219.01