Title | ||
---|---|---|
The FPGA Implementation of Amplitude-Locked Loop System for Co-channel Communication Chip Design. |
Abstract | ||
---|---|---|
The modulated carrier is often interfered by any type of noises. The co-channel separation system is a demodulation function with dominant and subdominant signals using the receiver of modulation process system by operating at the same as the carrier modulation system. In this thesis, we adopted the field-programmable gate array (FPGA) design platform to develop and achieve the co-channel separation and demodulation chip design for the additive white Gaussian noise (AWGN) interference. In this thesis, the FPGA of Compact-RIO system are integrated and applied to attain the function of communication characteristic chip and hardware design by programming the graphical language. |
Year | DOI | Venue |
---|---|---|
2011 | 10.1007/978-3-642-23357-9_81 | ADVANCES IN COMPUTER SCIENCE, ENVIRONMENT, ECOINFORMATICS, AND EDUCATION, PT 5 |
Keywords | Field | DocType |
Co-channel,FPGA,AWGN,PLL,ALL,Communication chip prototype design | Phase-locked loop,Demodulation,Computer science,Field-programmable gate array,Chip,Electronic engineering,Modulation,Integrated circuit design,Gate array,Additive white Gaussian noise,Embedded system | Conference |
Volume | ISSN | Citations |
218 | 1865-0929 | 1 |
PageRank | References | Authors |
0.39 | 0 | 3 |
Name | Order | Citations | PageRank |
---|---|---|---|
Chia-Hung Huang | 1 | 1 | 0.39 |
Yin-Chih Chen | 2 | 1 | 1.06 |
Gwo-Jia Jong | 3 | 59 | 18.97 |