Title | ||
---|---|---|
Effects Of Address-On-Time On Wall Voltage Variation During Address-Period In Ac Plasma Display Panel |
Abstract | ||
---|---|---|
To explain the variation of the address discharge during an address period, the wall voltage variation during an address period was investigated as a function of the address-on-time by using the V, closed curves. It was observed that the wall voltage between the scan and address electrodes was decreased with an increase in the address-on-time. It was also observed that the wall voltage variation during an address period strongly depended on the voltage difference between the scan and address electrodes. Based on this result, the modified driving waveform to raise the level of wits proposed to minimize the voltage difference between the scan and address electrodes. However, the modified driving waveform resulted in the increase in the falling time of scan pulse. Finally, the overlapped double scan waveform was proposed to reduce a falling time of scan pulse under the raised voltage level of V-scanw, also. |
Year | DOI | Venue |
---|---|---|
2009 | 10.1587/transele.E92.C.1347 | IEICE TRANSACTIONS ON ELECTRONICS |
Keywords | DocType | Volume |
wall voltage variation during address-period, address-on-time, V-t closed curves, voltage difference between scan and address electrodes, overlapped double scan pulse | Journal | E92C |
Issue | ISSN | Citations |
11 | 0916-8524 | 1 |
PageRank | References | Authors |
0.63 | 0 | 3 |
Name | Order | Citations | PageRank |
---|---|---|---|
Byung-Tae Choi | 1 | 129 | 9.93 |
Hyung Dal Park | 2 | 2 | 1.59 |
Heung-sik Tae | 3 | 21 | 9.75 |