Abstract | ||
---|---|---|
Reversible logic is emerging computing paradigm with applications in Ultra-low power Nano computing, quantum computing, Low power CMOS design, Optical Information Processing, Bioinformatics etc. In this paper, the 4x4 reversible multiplier circuit is proposed with the design of new reversible gate called RAM. The proposed multiplier circuit is efficient compared to the existing designs in terms of gate counts, garbage outputs, constant inputs and quantum cost. The design can be generalized to construct NxN reversible multiplier circuit. |
Year | DOI | Venue |
---|---|---|
2012 | 10.1007/978-3-642-31600-5_56 | ADVANCES IN COMPUTING AND INFORMATION TECHNOLOGY, VOL 3 |
Keywords | Field | DocType |
Reversible Gate,Reversible Logic,Constant/Garbage Input,Garbage Output,Quantum Cost,Reversible Multiplier | Information processing,Analog multiplier,Reversible computing,Quantum computer,CMOS,Electronic engineering,Multiplier (economics),Quantum cost,Mathematics,Toffoli gate | Conference |
Volume | ISSN | Citations |
178 | 2194-5357 | 2 |
PageRank | References | Authors |
0.41 | 3 | 3 |
Name | Order | Citations | PageRank |
---|---|---|---|
H. G. Rangaraju | 1 | 8 | 1.09 |
Aakash Babu Suresh | 2 | 2 | 0.41 |
K. N. Muralidhara | 3 | 8 | 1.09 |