Abstract | ||
---|---|---|
In this paper a new approach is proposed to increase the performance of the operation of error control on data transmission. Specifically, a hardware structure for parallel Cyclic Redundancy Check (CRC) calculation is developed to speed up the error control operation of data transmission. Based on a study of the properties of both CRC and Check Sum (CS) a new error detecting scheme is developed which combines CRC and CS. Also it is shown that the proposed error detecting scheme ensures high reliability and performance of the error control operation on data transmission in comparison to CRC alone. |
Year | DOI | Venue |
---|---|---|
2009 | 10.1109/NTMS.2009.5384741 | New Technologies, Mobility and Security |
Keywords | Field | DocType |
performance increase,hardware structure,proposed error,error control,high reliability,check sum,parallel cyclic redundancy check,error control operation,new error,new approach,data transmission,polynomials,computer networks,cyclic redundancy check,error correction,error detection,indexing terms,hardware,automatic repeat request,reliability,silicon,computer network | Hardware structure,Checksum,Polynomial,Data transmission,Computer science,Cyclic redundancy check,Error detection and correction,Automatic repeat request,Speedup,Distributed computing | Conference |
ISBN | Citations | PageRank |
978-1-4244-4765-7 | 2 | 0.62 |
References | Authors | |
5 | 3 |
Name | Order | Citations | PageRank |
---|---|---|---|
Nikolaos G. Bardis | 1 | 7 | 3.69 |
Athanasios Drigas | 2 | 85 | 45.78 |
Oleksandr P. Markovskyi | 3 | 3 | 2.00 |