Abstract | ||
---|---|---|
The fixed-size processor array architecture, which is intended for realization of matrix LLT-decomposition based on Cholesky algorithm, is proposed. In order to implement this architecture in modern FPGA devices, the arithmetic unit (AU) operating in the rational fraction arithmetic is designed. The AU is intended for configuring in the Xilinx Virtex4 FPGAs, and its hardware complexity is much less than the complexity of similar AUs operating with floating-point numbers. |
Year | Venue | Keywords |
---|---|---|
2007 | PPAM | modern FPGA device,arithmetic unit,parallel implementation,similar AUs,matrix LLT-decomposition,rational fraction arithmetic,Xilinx Virtex4 FPGAs,Cholesky algorithm,floating-point number,fixed-size processor array architecture,FPGA-based processor,Cholesky LLT-algorithm,hardware complexity |
DocType | Volume | ISSN |
Conference | 4967 | 0302-9743 |
ISBN | Citations | PageRank |
3-540-68105-1 | 2 | 0.40 |
References | Authors | |
11 | 5 |
Name | Order | Citations | PageRank |
---|---|---|---|
Oleg Maslennikow | 1 | 17 | 3.66 |
Volodymyr Lepekha | 2 | 12 | 1.26 |
Anatoli Sergiyenko | 3 | 2 | 0.40 |
Adam Tomas | 4 | 25 | 3.57 |
Roman Wyrzykowski | 5 | 721 | 90.65 |