Title
Distortion analysis of analog multiplier circuits using two-dimensional integral nonlinear function
Abstract
This work presents an adaptation to the definition of the Integral Nonlinear Function (INLF) for distortion analysis of analog multipliers. Up to this time distortion in two-input multipliers has been evaluated by applying a constant signal to one of the inputs and verifying the linearity of the response with respect to the other input. This method however proves to be ineffective for assuring undistorted multiplying operation. Moreover, the conventional procedures, involving noisy and extensive AC measurements or FFT computation, are time-consuming and cumbersome, particularly if both multiplier input signals are taken into account simultaneously. Current-mode CMOS analog multiplier designs are simulated and analyzed concerning distortion by means of the proposed figure of merit (2D-INFL) and through a conventional procedure.
Year
DOI
Venue
2009
10.1145/1601896.1601908
SBCCI
Keywords
Field
DocType
fft computation,analog multiplier,conventional procedure,multiplier input signal,constant signal,current-mode cmos analog multiplier,distortion analysis,two-dimensional integral nonlinear function,integral nonlinear function,two-input multiplier,analog multiplier circuit,time distortion,figure of merit,distortion
Analog multiplier,Nonlinear system,Control theory,Computer science,Linearity,CMOS,Figure of merit,Electronic engineering,Multiplier (economics),Fast Fourier transform,Distortion
Conference
Citations 
PageRank 
References 
0
0.34
2
Authors
4