Abstract | ||
---|---|---|
The complexity of multimedia applications in terms of intensity of computation and heterogeneity of treated data led the designers to embark them on multiprocessor systems on chip. The complexity of these systems on one hand and the expectations of the consumers on the other hand complicate the designers job to conceive and supply strong and successful systems in the shortest deadlines. They have to explore the different solutions of the design space and es timate their performances in order to deduce the solution that respects their design constraints. In this context, we propose the modeling of one of the design space possible solutions : the software to hardware task migration. This modeling exploits the synchronous dataflow graphs to take into account the different migration impacts and estimate their performances in terms of throughput. |
Year | Venue | Keywords |
---|---|---|
2010 | Clinical Orthopaedics and Related Research | software to hardware task migration.,multiprocessor systems on chip,synchronous dataflow,performance estimation |
Field | DocType | Volume |
Design space,Graph,Computer science,Parallel computing,Real-time computing,Multiprocessing,Exploit,Software,Dataflow,Throughput,Computer hardware,Computation | Journal | abs/1002.1 |
ISSN | Citations | PageRank |
International Journal of Computer Science Issues, IJCSI, Vol. 7,
Issue 1, No. 1, January 2010,
http://ijcsi.org/articles/Performance-Analysis-of-Software-to-Hardware-Task-Migration-in-Codesign.php | 0 | 0.34 |
References | Authors | |
5 | 3 |
Name | Order | Citations | PageRank |
---|---|---|---|
Dorsaf Sebai | 1 | 4 | 2.78 |
Abderrazak Jemai | 2 | 47 | 7.04 |
Imed Bennour | 3 | 2 | 2.07 |