Title
Assessing random dynamical network architectures for nanoelectronics
Abstract
Independent of the technology, it is generally expected that future nanoscale devices will be built from vast numbers of densely arranged devices that exhibit high failure rates. Other than that, there is little consensus on what type of technology and computing architecture holds most promises to go far beyond today’s top-down engineered silicon devices. Cellular automata (CA) have been proposed in the past as a possible class of architectures to the von Neumann computing architecture, which is not generally well suited for future massively parallel and fine-grained nanoscale electronics. While the top-down engineered semi-conducting technology favors regular and locally interconnected structures, future bottom-up self-assembled devices tend to have irregular structures because of the current lack of precise control over these processes. In this paper, we will assess random dynamical networks, namely Random Boolean Networks (RBNs) and Random Threshold Networks (RTNs), as alternative computing architectures and models for future information processing devices. We will illustrate that— from a theoretical perspective—they offer superior properties over classical CA-based architectures, such as inherent robustness as the system scales up, more efficient information processing capabilities, and manufacturing benefits for bottom-up designed devices, which motivates this investigation. We will present recent results on the dynamic behavior and robustness of such random dynamical networks while also including manufacturing issues in the assessment.
Year
DOI
Venue
2008
10.1109/NANOARCH.2008.4585787
NANOARCH '07 Proceedings of the 2007 IEEE International Symposium on Nanoscale Architectures
Keywords
Field
DocType
random threshold networks,future bottom-up self-assembled device,von neumann computing architecture,random boolean networks,future information processing device,random dynamical network,semi-conducting technology,computing architecture,future nanoscale device,random dynamical network architecture,alternative computing architecture,cmos integrated circuits,cellular automata,automata,boolean algebra,self assembly,process control,computer architecture,nanoelectronics,information processing,random processes,concurrent computing,robustness,topology
Cellular automaton,Nanoelectronics,Unconventional computing,Massively parallel,Computer science,Network architecture,Electronic engineering,Robustness (computer science),Concurrent computing,Von Neumann architecture,Distributed computing
Journal
Volume
Citations 
PageRank 
abs/0805.2684
3
0.42
References 
Authors
13
3
Name
Order
Citations
PageRank
Christof Teuscher125937.31
Natali Gulbahce2354.79
Thimo Rohlf3212.89