Abstract | ||
---|---|---|
This paper describes a new knowledge-based circuit translator which automatically generates IIL, or Integrated Injection Logic, circuit from conventional logic circuit net data. By accumulating fragmental pieces of knowledge of expert designers into a knowledge base in forms of rules, and using inference mechanism, such tasks are realized as gate connectivity extraction, gate translation and redundant element reduction which have been difficult to implement on conventional procedural programming languages. Furthermore, due to the architecture of the system, system improvement becomes easy through additions and modifications of rules. Approximately 40 to 60% gate reduction was attained compared with simple gate-to-gate translation. Computation time for 100 gates translation is about 200 sec. on Hitachi's main frame M-200H. |
Year | DOI | Venue |
---|---|---|
1986 | 10.1145/318013.318112 | DAC |
Keywords | DocType | ISBN |
gates translation,new knowledge-based circuit translator,gate reduction,simple gate-to-gate translation,knowledge base,conventional procedural programming language,conventional logic circuit,redundant element reduction,gate connectivity extraction,conventional logic circuit description,Knowledge-based optimal IIL generator,gate translation | Conference | 0-8186-0702-5 |
Citations | PageRank | References |
1 | 0.40 | 4 |
Authors | ||
4 |
Name | Order | Citations | PageRank |
---|---|---|---|
T. Watanabe | 1 | 252 | 51.28 |
T. Masuishi | 2 | 1 | 0.40 |
T. Nishiyama | 3 | 17 | 6.34 |
N. Horie | 4 | 1 | 0.40 |