Title
A 13 bits 4.096 GHz 45 nm CMOS digital decimation filter chain using Carry-Save format numbers
Abstract
In this paper we analyze the architecture of a 13 bits 4.096 GHz multistage decimation filter for multi-standards radio receivers. The proposed solution uses shift-and-adder for high data rate decimation stages and hardware multiply-accumulator for low data rate stages. It also explored the benefits of using Carry-Save format numbers over binary format number. The proposed decimation filter chain is implemented in 45 nm CMOS technology, which exploits the advantage of all architectures and exhibit the best area-power trade-off. It reduces power by 13.7%, compared with a conventional filter chain using only binary number which equals in area.
Year
DOI
Venue
2013
10.1109/NORCHIP.2013.6702042
Microprocessors and Microsystems - Embedded Hardware Design
Keywords
Field
DocType
adders,shift-and-adder,word length 13 bit,binary format number,size 45 nm,cmos digital multistage decimation filter chain,frequency 4.096 ghz,microwave filters,hardware multiply-accumulator,digital filters,cmos digital integrated circuits,multistandards radio receiver,radio receivers,microwave integrated circuits,carry-save format number
Decimation,Digital filter,Adder,Computer science,Electronic engineering,CMOS,Radio receiver,Data rate,Binary number
Conference
Volume
Issue
Citations 
39
8
0
PageRank 
References 
Authors
0.34
6
4
Name
Order
Citations
PageRank
Yanxiang Huang193.25
Ajay Kapoor2224.26
Robert Rutten300.34
José Pineda de Gyvez440.76