Title
A spare link based reliable Network-on-Chip design
Abstract
In this paper we have presented a reliable On-chip interconnection network design using spare links. It helps to mitigate the problem of fault chain formation due to failure of boundary links. The modified router design uses the redundant ports in boundary routers along with spare links for establishing connection with adjacent routers in case of link faults. This design modification on mesh based network along with proposed routing algorithm improves system reliability in case of single and multiple link failures. The performance evaluation in terms of network latency has also been improved compared to recent works with minimal area overhead.
Year
DOI
Venue
2014
10.1109/ISVDAT.2014.6881036
Coimbatore
Keywords
Field
DocType
failure analysis,integrated circuit design,integrated circuit interconnections,integrated circuit reliability,network-on-chip,adjacent routers,boundary link failure,boundary router algorithm,design modification,fault chain formation problem,mesh based network,minimal area overhead,modified router design,multiple link failures,network latency,redundant ports,reliable on-chip interconnection network design,spare link based reliable network-on-chip design,system reliability,Fault tolerant Routing,Network-on-Chip,Reliability,Spare Link
Mesh networking,Network planning and design,Computer science,Network packet,Computer network,Electronic engineering,Real-time computing,Link state packet,Fault tolerance,Reliability (computer networking),Router,Routing protocol
Conference
ISSN
Citations 
PageRank 
2475-8620
4
0.39
References 
Authors
12
3
Name
Order
Citations
PageRank
Navonil Chatterjee140.39
Prasad, N.240.39
Santanu Chattopadhyay3121.21