Title
A robust to PVT variations low-voltage low-power current mirror
Abstract
In this paper the design of a very low-voltage current mirror with an enhanced output resistance is presented. The mirror is designed using transistors in weak-inversion region, which allows operating with reduced supply voltage. With the use of multiple feedback loops, parameters such as minimum output voltage and output resistance are kept constant with respect to supply voltage, temperature and fabrication process variations (PVT variations). The mirror is biased at 0.5 V and is designed in a standard 0.18 μm technology. As a result, the circuit needs only 60 mV and 80 mV to saturate for NMOS and PMOS implementations respectively, with a maximum variation of 10 mV for all process corners and temperatures between -40 °C and 120 °C, and supply voltages between 0.45 V and 0.55 V. Finally, the mirror was used in a one-stage fully-differential OTA, for which a gain of 75 dB was achieved.
Year
DOI
Venue
2014
10.1109/LASCAS.2014.6820256
LASCAS
Keywords
Field
DocType
mos analogue integrated circuits,current mirrors,differential amplifiers,low-power electronics,operational amplifiers,nmos implementations,pmos implementations,pvt variations low-voltage low-power current mirror,fabrication process variations,gain 75 db,multiple feedback loops,one-stage fully-differential ota,output resistance enhancement,size 0.18 mum,supply voltage reduction,temperature variations,transistors,voltage 10 mv,voltage 60 mv,voltage 80 mv,voltage variations,weak-inversion region,current mirror,pvt variations,weak inversion,impedance,robustness,gain
NMOS logic,Current mirror,Process corners,Computer science,Voltage,Electronic engineering,Electrical impedance,Low voltage,Transconductance,PMOS logic,Electrical engineering
Conference
ISSN
Citations 
PageRank 
2330-9954
0
0.34
References 
Authors
1
3
Name
Order
Citations
PageRank
Amaya, A.102.37
Espinosa, G.200.34
Villamizar, R.300.34