Title
Hardware based error and flow control in the Axon gigabit host-network interface
Abstract
The primary goal of the Axon architecture is to support a high-performance data path delivering high network bandwidth directly to applications. The Axon network interface is described from the perspective of its simulation, and in particular and implementation of error and flow control in hardware. Background is provided on the simulation package that has been used to explore these mechanisms, and a brief overview is given of the Axon architecture is implemented by the simulator. The error control mechanism, the hardware design, and the functional and performance simulation results are outlined. The rate control scheme is described, along with its implementation and simulation
Year
DOI
Venue
1992
10.1109/INFCOM.1992.263586
Florence
Keywords
Field
DocType
broadband networks,computer networks,digital simulation,error correction,network interfaces,telecommunication traffic,Axon architecture,Axon gigabit host-network interface,computer networks,error control hardware,flow control hardware,functional simulation,hardware design,high network bandwidth,high-performance data path,performance simulation,rate control scheme,simulation package
Gigabit,Supercomputer,Computer science,Computer network,Host (network),Error detection and correction,Flow control (data),Bandwidth (signal processing),Computer hardware,Broadband networks,Network interface
Conference
ISBN
Citations 
PageRank 
0-7803-0602-3
1
0.47
References 
Authors
5
4
Name
Order
Citations
PageRank
James P. G. Sterbenz117016.92
Anshul Kantawala210.47
Milind M. Buddhikot317911.60
Guru M. Parulkar45350534.45