Title
Systolic array architectures for full-search block matching motion estimation
Abstract
We present various systolic architectures for full search block matching motion estimation. Along with one dimensional (N PE's) and two dimensional (N2 PE's) systolic array architectures using 2N, 3N,... ...., N2-N processing elements are also presented. Each of the architectures is analyzed and then compared with others in terms of power consumption, area, delay and noise. Simulation and analysis results of the architectures are presented. The results show the trade-off between the number of processing elements used, processing rate and power dissipation.
Year
DOI
Venue
2002
10.1109/DCV.2002.1218750
DCV
Keywords
DocType
ISBN
data compression,image matching,motion estimation,power consumption,systolic arrays,video coding,array processing element,array processing rate,full-search block matching,power dissipation,systolic array architecture,video compression,systolic array
Conference
0-7803-7984-5
Citations 
PageRank 
References 
1
0.37
4
Authors
4
Name
Order
Citations
PageRank
Mohamed A. Elgamel1649.44
Bharat R. Nallamilli210.37
Magdy A. Bayoumi3803122.04
Samia Mashaly430.85