Title
A comparison of parallel systemc simulation approaches at RTL
Abstract
This paper presents a holistic comparison of different parallel SystemC simulation approaches at the register transfer level (RTL). The effect of RTL modeling styles and simulation strategies on performance will be evaluated to show potentials and limitations of state of the art parallel simulation techniques on shared memory machines. Experiments show that the simulation performance strongly depends on the used simulation strategy with speedups in the range from 2.3 to 13.4 on a 16 core machine.
Year
DOI
Venue
2014
10.1109/FDL.2014.7119355
FDL), 2014 Forum
Keywords
Field
DocType
kernel,computational modeling,instruction sets,synchronization
Kernel (linear algebra),Parallel simulation,Computer architecture,Synchronization,Shared memory,Instruction set,Computer science,Parallel computing,SystemC,Real-time computing,Register-transfer level
Conference
Volume
ISSN
Citations 
978
1636-9874
1
PageRank 
References 
Authors
0.36
16
2
Name
Order
Citations
PageRank
Bastian Haetzer110.36
Martin Radetzki2171.46