Title
High throughput architecture for low density parity check (LDPC) encoder
Abstract
This paper proposes a bit-wise matrix-vector multiplication in the optimization of a proposed low density parity check (LDPC) encoder. Investigation of this proposed architecture is done by implementing five code lengths using one IEEE 802.16e standard code rate. It is shown that the proposed architecture outperforms other works in terms of information throughput ranging from 0.235 to 8.83 times higher. In term of ratio of throughput per area, the proposed method exceeds other works in the range of 1.19 to 6.54 times higher.
Year
DOI
Venue
2013
10.1109/MWSCAS.2013.6674807
Midwest Symposium on Circuits and Systems Conference Proceedings
Keywords
DocType
ISSN
vectors
Conference
1548-3746
Citations 
PageRank 
References 
0
0.34
2
Authors
3
Name
Order
Citations
PageRank
silvia anggraeni100.34
Fawnizu Azmadi Hussin24710.86
Varun Jeoti34611.34