Abstract | ||
---|---|---|
Microcontrollers represent unavoidable parts of state-of-the-art system-on-chips (SoCs) and they are widely embedded as IP blocks. This paper describes design steps and the application of available low-power techniques, to the design of a microcontroller IP core with 8051 instruction set, based on a prescribed standard cell libraries. Choice of the technology node and the cell library supplier is a design challenge that was considered and conclusions reached. The necessary steps of microcontroller design flow are presented which enable power reduction at several abstraction levels. An optimal microcontroller was designed to be embedded in various SoCs. The goal was to get energy-efficient microcontroller operation in applications which don't require intensive data processing. The impact of technology scaling on microcontroller energy efficiency is considered by comparison of the results obtained from implementations in three standard cell technologies. Moreover, power dissipation models are created which allow for microcontroller's power estimation in low throughput sensors networks applications. |
Year | DOI | Venue |
---|---|---|
2015 | 10.1142/S0218126615500772 | JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS |
Keywords | Field | DocType |
Microcontroller,low-power,clock gating,power gating,DVFS,standard cells | Clock gating,Embedded controller,Instruction set,Computer science,Design flow,Electronic engineering,Power gating,Standard cell,Microcontroller,Computer-on-module,Embedded system | Journal |
Volume | Issue | ISSN |
24 | 6 | 0218-1266 |
Citations | PageRank | References |
0 | 0.34 | 12 |
Authors | ||
4 |
Name | Order | Citations | PageRank |
---|---|---|---|
Borisav Jovanovic | 1 | 0 | 0.68 |
Milunka Damnjanovic | 2 | 0 | 0.34 |
Predrag M. Petkovic | 3 | 2 | 1.08 |
Vanco B. Litovski | 4 | 26 | 8.41 |