Title
Thermal-aware floorplanning and layout generation of MOSFET power stages
Abstract
This paper presents a thermal-aware floorplaning tool for integrated MOSFET power stages. It generates area and power optimized transistors, automatically complying with design rules. The tool also creates placement solutions of power stages, optimizing for area, wire-length and temperature spread. The tool creates technology independent layouts, and directly export designs into GDSII format, allowing complete independence from IC design platforms. A brief comparison of floorplanning techniques, embedded in this tool, is presented for several generally known benchmarks. The device layout and thermal-aware floorplaning capabilities are demonstrated and compared with manual designs of a half-bridge power stage for a Class-D amplifier, and a manually optimized device layout in a DC-DC buck converter stage — the tool results exhibit lower resistance and dynamic power losses while speeding-up the design flow by orders of magnitude.
Year
DOI
Venue
2015
10.1109/ISCAS.2015.7169135
International Symposium on Circuits and Systems
Keywords
Field
DocType
Power MOSFET, Power stages, Floorplannig, Layout generation, Optimization
Integrated circuit layout,Power semiconductor device,Computer science,IC layout editor,Electronic engineering,Design flow,Dynamic demand,Integrated circuit design,Buck converter,Floorplan
Conference
ISSN
Citations 
PageRank 
0271-4302
0
0.34
References 
Authors
3
4
Name
Order
Citations
PageRank
David Guilherme100.68
Joao Pereira200.34
Nuno Cavaco Horta331049.65
Jorge Guilherme4146.02