Title
An all-digital power management unit with 90% power efficiency and ns-order voltage transition time for DVS operation in low power sensing SoC applications
Abstract
A 1V∼1.2V battery input, 0.4V∼0.6V output low-power all-digital power management unit (PMU) composed of a high-efficiency digital buck converter (DBC) and a fast-transient digital low drop-out (DLDO) regulator is developed for energy-efficient SoC applications. A fully integrated 2-to-1 switched-capacitor dc-dc converter is combined together to reduce the quiescent current of digital control circuits. The digital pulse width modulation (DPWM) with clock frequency gating further reduces the power consumption of buck converter in steady state. From experiment results, the peak power efficiency of the proposed buck converter is 90% with an output power range of 30μW to 3mW and the peak current efficiency of DLDO is 98.8% at 5mW. Moreover, the proposed DLDO achieves 92ns/130ns transition time in 60mV voltage step to dynamically scaling the voltage of supply voltage in digital circuits. This chip is designed and fabricated in 65nm CMOS process for verification.
Year
DOI
Venue
2015
10.1109/ISCAS.2015.7168897
International Symposium on Circuits and Systems
Keywords
Field
DocType
system on chip,switches
Boost converter,Control theory,Computer science,Forward converter,Electronic engineering,Ćuk converter,Buck converter,Switched-mode power supply,Low-dropout regulator,Voltage regulator,Power Management Unit
Conference
ISSN
Citations 
PageRank 
0271-4302
1
0.35
References 
Authors
5
6
Name
Order
Citations
PageRank
Chung-Shiang Wu1122.04
Kai-Chun Lin2111.32
Yi-Ping Kuo351.24
Po-Hung Chen46511.24
Yuan-Hua Chu59938.56
Wei Hwang625444.40