Abstract | ||
---|---|---|
This paper presents a practical implementation of all digital calibration algorithm for the gain and timing mismatches in undersampling Time-Interleaved Analog-to-Digital Converter (TI-ADC). A new Least Mean Square (LMS) based detection scheme is proposed to increase convergence speed as well as to enhance the estimate accuracy. Monte Carlo simulations for a four-channel undersampling 60 dB SNR TI-ADC clocked at 2.7 GHz show that SFDR can achieve approximately 90 dB SFDR within the stable point of the channel mismatch coefficients over the first three Nyquist Bands. The proposed architecture is implemented and validated on the Altera FPGA DE4 board. The synthesized design consumes a few percentages of the hardware resources of the FPGA chip and work properly on a Hardware-In-the-Loop emulation framework. |
Year | DOI | Venue |
---|---|---|
2015 | 10.1109/ISCAS.2015.7169113 | 2015 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS) |
Field | DocType | ISSN |
Least mean squares filter,Monte Carlo method,Computer science,Communication channel,Field-programmable gate array,Undersampling,Electronic engineering,Spurious-free dynamic range,Emulation,Nyquist–Shannon sampling theorem,Computer hardware | Conference | 0271-4302 |
Citations | PageRank | References |
4 | 0.52 | 9 |
Authors | ||
7 |
Name | Order | Citations | PageRank |
---|---|---|---|
han le duc | 1 | 17 | 3.39 |
Duc Minh Nguyen | 2 | 43 | 10.96 |
Chadi Jabbour | 3 | 29 | 10.63 |
Tarik Graba | 4 | 107 | 12.73 |
Patricia Desgreys | 5 | 30 | 9.27 |
olivier jamin | 6 | 18 | 2.48 |
Van Tam Nguyen | 7 | 44 | 12.19 |