Title
All digitally controlled linear voltage regulator with PMOS strength self-calibration for ripple reduction
Abstract
In this paper, an all-digitally controlled linear voltage regulator is proposed for ultra-low-power event-driven sensing platforms using a PMOS strength self-calibration technique. The voltage regulator generates the output voltage from 0.43V to 0.55V in steps of 30mV with a supply voltage of 0.6V. Against PVT and loading current variations, the PMOS strength self-calibration circuitry utilizes a voltage-detected coarse tune and a timing-detected fine tune for output ripple reduction. The coarse tune is designed to suppress the output voltage within the fine-tune region via a comparator-based error detector. Accordingly, the fine tune block detects the PMOS turn-on ratio in a specific time window for further reducing the output ripple. This linear voltage regulator is implemented using TSMC 65nm LP CMOS process. The simulation results show the best improvement of ripple reduction by 81%. Moreover, ns-order voltage transition time and the best (lowest) FOM of 0.76 pA·s can be realized.
Year
DOI
Venue
2015
10.1109/VLSI-DAT.2015.7114514
VLSI-DAT
Field
DocType
Citations 
Comparator,Control theory,Computer science,Voltage,Electronic engineering,PMOS logic,Ripple,Low-dropout regulator,Voltage regulator,Dropout voltage,Voltage divider
Conference
1
PageRank 
References 
Authors
0.38
3
7
Name
Order
Citations
PageRank
Yi-Ping Kuo110.38
Po-Tsang Huang211.06
Chung-Shiang Wu3122.04
Yu-Jie Liang410.38
Ching-Te Chuang546576.52
Yuan-Hua Chu6202.20
Wei Hwang725444.40