Title
FPGA implementation of 64 bit Secure Force algorithm using full loop-unroll architecture
Abstract
Field-Programmable Gate Arrays (FPGAs) have turned out to be a well-liked target for implementing cryptographic block ciphers. In this research work, recently proposed 64 bit Secure Force (SF) algorithm is implemented on an FPGA based full loop-unroll architecture. The proposed FPGA implementation of Secure Force yields a throughput of 2.3 Gbps for encryption, 2.6 Gbps for decryption, and 3.43 Gbps for key expansion at the cost of as low as 476, 400, and 160 slices for encryption, decryption, and key expansion respectively. The results obtained after extensive testing indicate that the throughput per unit area (throughput/slice) for the proposed implementation is comparable with many FPGA implementations of AES algorithm. The proposed design consumes 117.18 milli Watts thermal power.
Year
DOI
Venue
2015
10.1109/ICCSCE.2015.7482148
2015 IEEE International Conference on Control System, Computing and Engineering (ICCSCE)
Keywords
Field
DocType
SF (Secure Force),FPGA,ASIC,WSN (Wireless Sensor Networks),security algorithms,hardware implementation
Algorithm design,Propagation delay,Block cipher,Cryptography,Computer science,Algorithm,Field-programmable gate array,Encryption,Throughput,Embedded system,Reconfigurable computing
Conference
Citations 
PageRank 
References 
0
0.34
8
Authors
5
Name
Order
Citations
PageRank
Shujaat Khan1389.56
Muhammad Sohail2227.14
Haseeb Amjad300.34
Kafeel Ahmed Khan400.34
Mansoor Ebrahim5225.25