Title
Automatic wire modeling to explore novel FPGA architectures
Abstract
Correct modeling of the FPGA architecture is a fundamental step in the design and testing of new architectures. Such modeling must include the logic components of the FPGA as well as the wires connecting these components. In recent years, researchers have been investigating tools to perform automatic modeling of FPGAs with either a fixed structure (e.g., COFFE) or even unconstrained architecture designs (e.g., FPRESSO). And, although these tools highlight the importance of intercomponent wire modeling, FPRESSO does not model wire loads due to the difficulty in determining the length of the wires without a fixed cluster structure, while COFFE approximates the wirelength by assuming a simplified topology and a predefined placement of components. In this paper, we present an automatic and generic method to not only model the intercomponent wires but also to minimize the total wirelength, by floorplanning the cluster and finding the best placement of its components. Our algorithms were integrated into FPRESSO to improve its modeling by including wire loads in its FPGA architecture modeling.
Year
DOI
Venue
2016
10.1109/FPT.2016.7929528
2016 International Conference on Field-Programmable Technology (FPT)
Keywords
Field
DocType
automatic wire modeling,FPGA architectures,architecture design,architecture testing,logic components,FPRESSO,COFFE,simplified topology
Architecture,Load modeling,Computer science,Parallel computing,Field-programmable gate array,Solid modeling,Fpga architecture,Floorplan
Conference
ISBN
Citations 
PageRank 
978-1-5090-5603-3
0
0.34
References 
Authors
0
2
Name
Order
Citations
PageRank
Grace Zgheib1216.40
Paolo Ienne22246199.26