Abstract | ||
---|---|---|
This paper addresses the problem of automatic technology migration of analog IC designs. The proposed method introduces a new level of abstraction, for EDA tools addressing analog IC design, allowing a systematic and effortless adaption of a design to a new technology. The new abstraction level is based on generic cell libraries, which includes topology and testbenches descriptions for specific circuit classes. In addition to technology independence, reusing the testbenches when adding new topologies for the already implemented circuit classes also improves design productivity. The new method is implemented and tested using a state-of-the-art multi-objective multi-constraint circuit-level optimization tool for circuit sizing, and is validated for the design and optimization of continuous-time comparators, including technology migration between two different design nodes, respectively, XFAB 350 nm technology and ATMEL 150 nm SOI technology. |
Year | Venue | Keywords |
---|---|---|
2017 | DATE | Analog Integrated Circuits, Electronic Design Automation, Technology Migration, Generic Cell Libraries |
Field | DocType | ISSN |
Computer architecture,Comparator,Abstraction,Computer science,Reuse,Circuit sizing,Network topology,Integrated circuit design,Electronic design automation,Abstraction layer,Embedded system | Conference | 1530-1591 |
Citations | PageRank | References |
0 | 0.34 | 6 |
Authors | ||
5 |
Name | Order | Citations | PageRank |
---|---|---|---|
Jose Cachaco | 1 | 0 | 0.34 |
Nuno Machado | 2 | 17 | 3.91 |
Nuno C. Lourenço | 3 | 122 | 18.24 |
Jorge Guilherme | 4 | 14 | 6.02 |
Nuno Cavaco Horta | 5 | 310 | 49.65 |