Title
An Efficient Polarity Optimization Approach for Fixed Polarity Reed-Muller Logic Circuits Based on Novel Binary Differential Evolution Algorithm.
Abstract
The bottleneck of integrated circuit design could potentially be alleviated by using Reed-Muller (RM) logic circuits due to their remarkable superiority in power, area and testability. In this paper, we propose a Novel Binary Differential Evolution (DE) algorithm (NBDE) to solve the discrete binary-encoded combination optimization problem. Moreover, based on the NBDE, we propose an Efficient Polarity Optimization Approach (EPOA) for Fixed Polarity RM (FPRM) logic circuits, which uses the NBDE to search the best polarity under a performance constraint. To the best of our knowledge, we are the first to use DE to optimize RM circuits. The experimental results on 24 MCNC benchmark circuits show the effectiveness and superiority of EPOA.
Year
DOI
Venue
2017
10.1007/978-3-319-68210-5_11
Lecture Notes in Computer Science
Field
DocType
Volume
Testability,Binary differential evolution,Bottleneck,Logic gate,Computer science,Algorithm,Integrated circuit design,Electronic circuit,Optimization problem
Conference
10578
ISSN
Citations 
PageRank 
0302-9743
0
0.34
References 
Authors
2
11
Name
Order
Citations
PageRank
Zhenxue He1115.88
Guangjun Qin253.95
Limin Xiao323147.05
Fei Gu442.13
zhisheng huo5117.61
Li Ruan632.10
Haitao Wang776.89
Longbing Zhang8116.12
Jianbin Liu900.68
Shaobo Liu1000.68
Xiang Wang112615.33