Title
Power-Supply Rejection Model Analysis Of Capacitor-Less Ldo Regulator Designs
Abstract
This paper presents accurate DC and high frequency power-supply rejection (PSR) models for low drop-out (LDO) regulators using different types of active loads and pass transistors. Based on the proposed PSR model, we suggest design guidelines to achieve a high DC PSR or flat bandwidth (BW) by choosing appropriate active loads and pass transistors. Our PSR model captures the intricate interaction between the error amplifiers (EAs) and the pass devices by redefining the transfer function of the LDO topologies. The accuracy of our model has been verified through SPICE simulation and measurements. Moreover, the measurement results of the LDOs fabricated using the 0.18 mu m CMOS process are consistent with the design guidelines suggested in this work.
Year
DOI
Venue
2017
10.1587/transele.E100.C.504
IEICE TRANSACTIONS ON ELECTRONICS
Keywords
Field
DocType
power-supply rejection (PSR), low drop-out (LDO) regulator, pass transistor, two-stage op-amp
Capacitor,Pass transistor logic,Electronic engineering,Engineering,Low-dropout regulator
Journal
Volume
Issue
ISSN
E100C
5
1745-1353
Citations 
PageRank 
References 
0
0.34
4
Authors
3
Name
Order
Citations
PageRank
Soyeon Joo100.34
jintae kim261.70
soyoung kim382.08