Title
Area-Efficient Mixed-Radix Variable-Length Fft Processor
Abstract
This paper presents a mixed-radix multipath delay feedback (MDF) FFT processor with variable-length. In order to minimize the number of occupied multipliers while supporting more flexible FFT length, a 4-parallel radix-2(3) mixed radix-2/3/4 architecture is adopted. In order to further optimize the area and power consumption, we make efforts in constant multiplier design, twiddle factor generation and butterfly units multiplexing. CSD multiplier is adopted to realize the constant factor multiplication in radix-2(3) and radix-3 butterfly. Only one CORDIC, several adders and multipliers are occupied to achieve the 4-parallel twiddle factor generation. A radix-2/3/4 multiplexing butterfly unit with simple control logic is also designed. The design is synthesized with 65 nm CMOS technology. Compared with previous works, the proposed design shows advantages in terms of area, power consumption, and processing latency.
Year
DOI
Venue
2017
10.1587/elex.14.20170232
IEICE ELECTRONICS EXPRESS
Keywords
Field
DocType
area-efficient, FFT, multipath delay feedback (MDF), mixed-radix, variable-length
Fft processor,Split-radix FFT algorithm,Computer science,Parallel computing,Fast Fourier transform,Mixed radix
Journal
Volume
Issue
ISSN
14
10
1349-2543
Citations 
PageRank 
References 
0
0.34
4
Authors
5
Name
Order
Citations
PageRank
Chen Yang1103.30
Chunpeng Wei240.94
Yizhuang Xie3103.64
he chen49711.09
Cuimei Ma511.05