Title
Analysis and characterization of process/layout impacts on the performance of high-speed analog circuits
Abstract
High speed analog circuits such as gigahertz analog-to-digital converters (ADCs) are key building blocks for various applications such as optical communication system and wideband oscilloscope. More design challenges need to be resolved by designers in designing such high speed analog circuits. Analysis and characterization of parasitic/process impacts are very important in helping the designers optimizing the circuit design. This paper will explore the impacts from process and layout parasitics on the performance of high-speed ADCs, by studying several important circuit parameters such as the sampling accuracy of the circuit, behavior of ESD protection capability and oscillation frequency of ring oscillators.
Year
DOI
Venue
2017
10.1109/ASICON.2017.8252425
2017 IEEE 12th International Conference on ASIC (ASICON)
Keywords
Field
DocType
circuit design,layout parasitics,important circuit parameters,high-speed analog circuits,high-speed ADC,parasitic-process impacts,process-layout impacts,gigahertz analog-to-digital converters,optical communication system,wideband oscilloscope,process parasitics,ESD protection capability,oscillation frequency,ring oscillators
Wideband,Analogue electronics,Oscilloscope,Computer science,Optical communication,Circuit design,Converters,Electronic engineering,Bandwidth (signal processing),Parasitic extraction
Conference
ISSN
ISBN
Citations 
2162-7541
978-1-5090-6626-1
0
PageRank 
References 
Authors
0.34
0
5
Name
Order
Citations
PageRank
Long Zhao104.06
Feng Zou255646.05
Josh Yang300.34
Tianshen Tang400.34
Yu-Hua Cheng525.85