Title
FastSpice circuit partitioning to compute DC operating points preserving Spice-like simulators accuracy.
Abstract
FastSpice techniques are considered in this paper and in particular partitioning methods that split a large circuit in a set of smaller sub-circuits to quickly and accurately compute a dc solution. Each sub-circuit contributes to a set of Jacobian matrices with reduced dimensions that are more efficiently LU-factorised during the iterations of the solving methods. As a matter of fact, the numerical effort required by factorisation is a non linear (polynomial) function of the matrix dimension. We describe the use of voltage and current probes that can be inserted to “virtually” tear nodes and branches of the original circuit to further improve circuit splitting. The proposed techniques do not alter the accuracy of the simulation and thus we obtain FastSpice performances while keeping Spice accuracy. This can be a key issue in simulating circuits designed with deep-submicron technologies. Simulation performances of the proposed approach are compared with those of modern commercial full-chip FastSpice and Spice-like simulators.
Year
DOI
Venue
2018
10.1016/j.simpat.2017.12.001
Simulation Modelling Practice and Theory
Keywords
Field
DocType
Spice,FastSpice,Circuit simulation,Circuit partitioning,DC analysis
Topology,Nonlinear system,Jacobian matrix and determinant,Polynomial,Matrix (mathematics),Computer science,Spice,Voltage,Control engineering,Factorization,Electronic circuit
Journal
Volume
ISSN
Citations 
81
1569-190X
0
PageRank 
References 
Authors
0.34
12
3
Name
Order
Citations
PageRank
Federico Bizzarri113131.78
Angelo Brambilla217231.44
Giancarlo Storti Gajani39613.09