Title
Analysis of the settling behavior of an external reference voltage source for a 16 bit and 200MS/s pipeline analog-to-digital converter
Abstract
High-Performance Analog to Digital Converter (ADC) have high requirements concerning the reference voltage source. In a small period of time the reference voltage has to settle with a high accuracy. Otherwise the linearity of the ADC degrades. In this paper the settling of an external reference voltage source is examined. Therefore optimization techniques for the signal path of the reference voltage are presented. This includes methods for reducing the external parasitic inductance as well as design techniques for an enhanced settling curve. Under typical conditions, the achieved reference voltage source settles with an accuracy of 15 μV in less than halve a clock cycle for a 200MS/s and 16 bits Pipeline ADC.
Year
DOI
Venue
2017
10.1109/ICECS.2017.8292093
2017 24th IEEE International Conference on Electronics, Circuits and Systems (ICECS)
Keywords
Field
DocType
reference voltage,settling,Pipeline ADC,external parasitic inductance,attenuation
Parasitic element,Settling,Computer science,Voltage reference,Linearity,16-bit,Electronic engineering,Analog-to-digital converter,Attenuation,Cycles per instruction
Conference
ISBN
Citations 
PageRank 
978-1-5386-1912-4
0
0.34
References 
Authors
0
5
Name
Order
Citations
PageRank
Robert Loehr101.01
Leon Bender200.34
Juergen Roeber323.07
Frank Ohnhaeuser400.34
robert weigel58844.83