Title | ||
---|---|---|
Parallel Implementation Of Aes On 2.5d Multicore Platform With Hardware And Software Co-Design |
Abstract | ||
---|---|---|
Advanced Encryption Standard (AES) plays an important role in modern cryptographic applications. High performance implementation of AES are required for many application scenarios. Parallelization techniques are popular in recent years to improve the performance. In this paper we propose two parallel AES schemes, one is full software implementation and another is software implementation with hardware accelerator. These schemes are implemented on two 4-core clusters with shared memory architecture. The experimental results show that our parallel schemes have a good performance compared with related works and speedup for two schemes achieves 4.92 and 9.78, respectively. The throughput achieves 176.48 Mbps when using hardware accelerator. |
Year | Venue | Keywords |
---|---|---|
2015 | PROCEEDINGS OF 2015 IEEE 11TH INTERNATIONAL CONFERENCE ON ASIC (ASICON) | AES, Parallelization, Multicore, Shared memory, Hardware accelerator. |
Field | DocType | ISSN |
Computer architecture,Shared memory,Advanced Encryption Standard,Cryptography,Computer science,Software,Hardware acceleration,Throughput,Multi-core processor,Speedup | Conference | 2162-7541 |
Citations | PageRank | References |
0 | 0.34 | 0 |
Authors | ||
6 |
Name | Order | Citations | PageRank |
---|---|---|---|
Jielin Wang | 1 | 1 | 1.02 |
Weizhen Wang | 2 | 0 | 2.37 |
Jianwei Yang | 3 | 58 | 12.73 |
Zhiyi Yu | 4 | 81 | 18.24 |
Jun Han | 5 | 91 | 24.48 |
Xiaoyang Zeng | 6 | 442 | 107.26 |