Title
The algorithm and VLSI architecture of a high efficient motion estimation with adaptive search range for HEVC systems
Abstract
This paper presents a novel algorithm and VLSI architecture of motion estimation (ME) for high efficiency video coding systems. The proposed algorithm examines a much smaller set of search candidates and thus greatly reduces the computational complexity. Furthermore, in order to strike a balance between the quality of the Video and the efficiency of the system, this algorithm possesses the advantages that the number of search candidates is adaptive to the characteristic of the Video content. The simulation results show that, compared to the HM reference software, the proposed algorithm leads to a 96% reduction in search candidates with only 1.98% increment in average bitrate. Based on this algorithm, a hardware-efficient VLSI architecture of ME is designed and implemented with 90 nm technology. The experimental results show that, occupying the area complexity of 274.5 kGE, the presented design achieves 60 frames per second with resolution of 3840 × 2160 at the frequency of 201 MHz. The proposed ME system enhances the hardware efficiency by at least 50% compared to the prior works.
Year
DOI
Venue
2019
10.1007/s11554-017-0697-0
Journal of Real-Time Image Processing
Keywords
Field
DocType
Motion estimation,High efficiency video coding (HEVC),Adaptive search range,Low computational complexity,Hardware efficiency
Average bitrate,Computer science,Algorithm,Real-time computing,Coding (social sciences),Frame rate,Motion estimation,Reference software,Vlsi architecture,Computational complexity theory
Journal
Volume
Issue
ISSN
16
6
1861-8219
Citations 
PageRank 
References 
1
0.35
24
Authors
3
Name
Order
Citations
PageRank
Tzu-Ting Liao110.35
Chung-An Shen28612.61
Yu-Hao Tseng310.35