Title
Using power consumption in the performability of Fault-Tolerant FPGAs
Abstract
Over the last decade, several Fault-Tolerant techniques for FPGAs were proposed especially for recovering from permanent faults. Most of those techniques were based on relocation of the defective module into a new location acting as a spare. Accordingly, what is the suitable number of spares that should be added to a system? In this paper, a performability model is developed to quantitatively investigate the appropriate number of spares The model uses power consumption as the penalty. An example with three Markov models is studied to show system designers how to find the appropriate tradeoff between increase in reliability and decrease in performability.
Year
DOI
Venue
2016
10.1109/MECO.2016.7525686
2016 5th Mediterranean Conference on Embedded Computing (MECO)
Keywords
DocType
ISSN
FPGAs,Fault-Tolerance,Reliability,Markov Model,Performability,Power
Conference
2377-5475
ISBN
Citations 
PageRank 
978-1-5090-2223-6
1
0.35
References 
Authors
5
4
Name
Order
Citations
PageRank
Gehad I. Alkady111.02
Nahla A. El-Araby210.35
H. H. Amer332.81
M. B. AbdelHalim4457.21