Title
A Flash ADC Tolerant to High Offset Voltage Comparators.
Abstract
A conventional flash analog-to-digital converter (ADC) with a Wallace tree encoder ensures monotonicity and avoids missing codes, but still requires comparators with low offset voltage, which implies high area and power consumption. In this paper, we extend the purpose of this flash implementation, to allow the comparators to have extremely high offset voltages. This leads to a new approach toward the design of a flash ADC that does not require any type of calibration, allow easy porting among technologies and benefits from scaling. A statistical study is presented to demonstrate the effectiveness of the new method, and a modification is proposed to ensure full-range operation. It is shown that a proposed N-bit ADC has a performance equivalent to an $$(N-m)$$(N-m)-bit conventional flash ADC, with considerable gains in area and power consumption, with less design effort. The design flow of the OST ADC, with the necessary steps, is presented. A circuit, employing minimum dimension transistors, was fabricated in 0.13-$${\\upmu }\\hbox {m}$$μm CMOS and used as a proof of concept for the ADCs proposed here.
Year
DOI
Venue
2017
10.1007/s00034-016-0350-3
CSSP
Keywords
Field
DocType
Analog–digital conversion, Flash ADC, Wallace tree, Stochastic errors, Offset voltage
Comparator,Input offset voltage,Computer science,Electronic engineering,CMOS,Flash ADC,Design flow,Encoder,Wallace tree,Offset (computer science)
Journal
Volume
Issue
ISSN
36
3
1531-5878
Citations 
PageRank 
References 
0
0.34
12
Authors
4
Name
Order
Citations
PageRank
António Couto-Pinto100.34
Jorge R. Fernandes215434.16
Moisés Piedade3588.92
Manuel M. Silva4469.80