Title
FPGA hardware architecture for stereoscopic image compression based on block matching, watermarking and hamming code
Abstract
Image compression and size reduction increases the number of images stored on a memory space and reduces bandwidth consumption while increasing transmission speed on a communication channel. Images can be compressed and decompressed using different methods and algorithms. With the vast increase of quality and size, dedicated processors with parallel processing blocks such as FPGAs are mainly targeted to implementing faster processing circuits and algorithms. This paper proposes FPGA hardware architecture for a stereoscopic image compression algorithm based on block matching, watermarking and Hamming code.
Year
DOI
Venue
2016
10.1109/IPAS.2016.7880065
2016 International Image Processing, Applications and Systems (IPAS)
Keywords
Field
DocType
MSB,FPGA,Stereoscopic,image compression,watermarking,Hamming Code
Hamming code,Computer vision,Digital watermarking,Adder,Computer science,Field-programmable gate array,Bandwidth (signal processing),Artificial intelligence,Computer hardware,Digital image processing,Image compression,Hardware architecture
Conference
ISBN
Citations 
PageRank 
978-1-5090-1646-4
0
0.34
References 
Authors
4
3
Name
Order
Citations
PageRank
Ghattas Akkad100.68
Moustapha ElHassan200.34
Rafic Ayoubi381.53