Title
A FPGA-based implementation of JPEG encoder
Abstract
The research in the domain of image compression increased significantly where the requirements of transmission images have raised enormously. Image compression is very important in digital image processing. It plays a crucial role in efficient transmission and storage of images. The most widely used method of lossy compression is JPEG standard. In this paper, we will discuss the implementation of JPEG encoder for Field-Programmable Gate Array (FPGA). The target device is Virtex V ML507. The JPEG encoder was synthesized with EDK designs at the clock frequency of 125 MHz. The implementation starts with the standard JPEG algorithm that is analyzed to extract the interesting functions that can be implemented in an FPGA: quantization, Discrete Cosine Transform (D C T) and Huffman coding. Once identified, these functions are implemented in software. The design can compress from a BMP to a JPEG image with displaying the compressed one on screen.
Year
DOI
Venue
2016
10.1109/IPAS.2016.7880066
2016 International Image Processing, Applications and Systems (IPAS)
Keywords
DocType
ISBN
Image compression,JPEG encoder,DCT,Embedded Design Kit
Conference
978-1-5090-1646-4
Citations 
PageRank 
References 
0
0.34
2
Authors
3
Name
Order
Citations
PageRank
Wadhah Ayadi110.69
Wajdi Elhamzi2152.89
Mohamed Atri315427.75