Title
A Secure DFT Architecture Protecting Crypto Chips Against Scan-Based Attacks.
Abstract
Scan design is a widely used design-for-test methodology since it enhances the controllability and observability of integrated circuits significantly. However, it may become a channel to leak secret information and, hence, threatens the hardware security seriously. In this paper, a secure scan test scheme is presented to thwart all the existing scan-based noninvasive attacks. On one hand, the proposed scheme keeps isolating the cipher key when the crypto chip runs in the test mode. In this period, the data shifted out from scan chains are not related to the cipher key. On the other hand, if the crypto chip first enters the functional mode after power-ON or reset, the switching from the functional mode to the test mode is prohibited. Consequently, the intermediate sensitive data stored in scan chains are protected. The presented scheme allows performing all sorts of tests, such as stuck-at test and delay test with a simple modification, and it maintains the advantages of scan design. Furthermore, it incurs minimal area overhead while protecting powerfully a crypto chip.
Year
DOI
Venue
2019
10.1109/ACCESS.2019.2898447
IEEE ACCESS
Keywords
Field
DocType
Advanced encryption standard (AES),hardware security,scan design,scan-based attack,testability
Architecture,Computer science,Computer network
Journal
Volume
ISSN
Citations 
7
2169-3536
1
PageRank 
References 
Authors
0.35
0
5
Name
Order
Citations
PageRank
Weizheng Wang1268.16
Jincheng Wang210.35
Wei Wang36012.81
Peng Liu431.13
Shuo Cai5215.90