Title
FPGA Implementation of XOR-MUX Full Adder based DWT for Signal Processing Applications
Abstract
In the recent past there is a rapid development in the field of digital technology especially in signal processing and image processing based applications Excellent performance high speed, compactable in size low power and less delay are the essential needs of the devices used for applications such as signal processing, audio processing and software define radio and so on. Particularly, digital gadgets are prone to have more critical logic size and power consumption and take large area in VLSI Implementation due to arithmetic operations of adders and multiplier designs. Thus priority architecture of Digital Wavelet Transform (DWT) is affected as it comprises a number of Filter banks in level basics, thus all Filter banks have number of adders and multipliers due to coefficient decompositions of low and high pass filters. On this n-size repeated filter logic takes more logic size and power consumption. Here, the proposed work presents a novel approach of DWT by replacing conventional adders and multipliers with XOR-MUX adders and Truncations multipliers thereby reducing the 2n logic size to n-size logic. Finally, the proposed DWT architecture designed in VHDL and also implemented in FPGA XC6SLX9-2TQG144 proved the performance in terms of delay, area and power.
Year
DOI
Venue
2020
10.1016/j.micpro.2019.102961
Microprocessors and Microsystems
Keywords
Field
DocType
DWT (Discrete Wavelet Transform),FPGA(Field Programmable Gate Array)
Signal processing,Adder,Computer science,Parallel computing,Image processing,Field-programmable gate array,High-pass filter,VHDL,Computer hardware,Audio signal processing,Very-large-scale integration
Journal
Volume
ISSN
Citations 
73
0141-9331
1
PageRank 
References 
Authors
0.35
0
2
Name
Order
Citations
PageRank
P. Radhakrishnan110.35
G. Themozhi210.35