Title
D-TCAM: A High-Performance Distributed RAM Based TCAM Architecture on FPGAs.
Abstract
Ternary content-addressable memory (TCAM) is a high-speed searching device that searches the entire memory in parallel in deterministic time, unlike random-access memory (RAM), which searches sequentially. A network router classifies and forwards a data packet with the aid of a TCAM that stores the routing data in a table. Field-programmable gate arrays (FPGAs), due to its hardware-like performance and software-like reconfigurability, are widely used in networking systems where TCAM is an essential component. TCAM is not included in modern FPGAs, which leads to the emulation of TCAM using available resources on FPGA. Several emulated TCAM designs are presented but they lack the efficient utilization of FPGA's hardware resources. In this paper, we present a novel TCAM architecture, the distributed RAM based TCAM (D-TCAM), using D-CAM as a building block. One D-CAM block implements a 48-bytes TCAM using 64 lookup tables (LUTs), that is cascaded horizontally and vertically to increase the width and depth of TCAM, respectively. A sample size of 512 x 144 is implemented on Xilinx Virtex-6 FPGA, which reduced the hardware utilization by 60% compared to the state-of-the-art FPGA-based TCAMs. Similarly, by exploiting the LUT-flip-flip (LUT-FF) pair nature of Xilinx FPGAs, the proposed TCAM architecture improves throughput by 58.8% without any additional hardware cost.
Year
DOI
Venue
2019
10.1109/ACCESS.2019.2927108
IEEE ACCESS
Keywords
DocType
Volume
Content-addressable memory (CAM),field-programmable gate array (FPGA),lookup table (LUT),memory,random-access memory (RAM)
Journal
7
ISSN
Citations 
PageRank 
2169-3536
1
0.35
References 
Authors
0
3
Name
Order
Citations
PageRank
Muhammad-Naeem Irfan16829.98
Zahid Ullah29615.56
Ray C. C. Cheung362572.26