Title
A Cost-Aware Framework for Lifetime Reliability of TSV-Based 3D-IC Design
Abstract
The lifetime reliability of 3D-IC is limited due to defects, thermal issues and aging of Through-silicon-via (TSV). The state-of-the-art methodologies for enhancing reliability are based on the fault tolerance techniques using redundant TSVs. The existing methodlogies do not consider the target lifetime, various failure mechanisms and workload. Thus the performance and cost of 3D-ICs is affected significantly. In this brief, we propose a TSV lifetime reliability aware 3D-IC framework with various TSV failure mechanisms and workload into consideration. Subsequently, validation and evaluation on IWLS'05 benchmark circuits is done for TSV lifetime reliability and compared with existing fault tolerance techniques to provide synergy between TSV count and targeted lifetime reliability of Router and Ring architectures.
Year
DOI
Venue
2020
10.1109/TCSII.2020.2970724
IEEE Transactions on Circuits and Systems II: Express Briefs
Keywords
DocType
Volume
3D-IC,through-silicon-via (TSV),fault tolerance and lifetime reliability
Journal
67
Issue
ISSN
Citations 
11
1549-7747
2
PageRank 
References 
Authors
0.41
0
3
Name
Order
Citations
PageRank
Raviteja P. Reddy120.41
Amit Acharyya213931.20
S. Saqib Khursheed3597.76