Title
Extreme Low Power Technology using Ternary Arithmetic Logic Circuits via Drastic Interconnect Length Reduction
Abstract
Ternary logic is more power-efficient than binary logic because of lower device count required to perform the same logic functions. Its benefits become more pronounced in highly scaled systems where most power consumption occurs at the interconnect portion. We examined the benefits of ternary logic including the impacts of interconnect length reduction using a realistic ternary device model. The standard cell layouts of ternary SUM, NCARRY, NANY, and PROD gates are designed using balanced ternary logic and multi-threshold graphene barrister (MTGB). The interconnect wire length of the 5-trit arithmetic logic unit is reduced by ~37 % and this reduction rate is maintained even in more complex circuits.
Year
DOI
Venue
2020
10.1109/ISMVL49045.2020.00-13
2020 IEEE 50th International Symposium on Multiple-Valued Logic (ISMVL)
Keywords
DocType
ISSN
low power technology,ternary logic,interconnect length
Conference
0195-623X
ISBN
Citations 
PageRank 
978-1-7281-5407-7
0
0.34
References 
Authors
0
7
Name
Order
Citations
PageRank
Kiyung Kim100.34
Sunmean Kim212.37
Yongsu Lee3398.50
Daeyeon Kim400.34
Soyoung Kim516822.15
Seokhyeong Kang638832.89
Byoung Hun Lee7324.71