Title
FPGA implementation of an enhanced chaotic-KASUMI block cipher
Abstract
The radio link is a broadcast channel used to transmit data over mobile networks. Because of the sensitivity of this network part, a security mechanism is used to ensure users’ information. For example, the third generation of mobile network security is based on the KASUMI block cipher, which is standardized by the Third Generation Partnership Project (3GPP). This work proposes an optimized and enhanced implementation of the KASUMI block cipher based on a chaotic generator. The purpose is to develop an efficient ciphering algorithm with better performance and good security robustness while preserving the standardization. The proposed design was implemented on several Xilinx Virtex Field Programmable Gate Arrays (FPGA) technologies. The synthesis results and a comparison with previous works prove the performance improvement of the proposed cipher block in terms of throughput, used hardware logic resources, and resistance against most cryptanalysis attacks.
Year
DOI
Venue
2021
10.1016/j.micpro.2020.103644
Microprocessors and Microsystems
Keywords
DocType
Volume
KASUMI block cipher,High performance,Robustness,FPGA implementation,Finite state machine,Simplified functions,Chaotic generator,Architectural synthesis
Journal
80
ISSN
Citations 
PageRank 
0141-9331
0
0.34
References 
Authors
0
2
Name
Order
Citations
PageRank
Mahdi Madani111.73
Camel Tanougast212225.44