Title
Dual Bit Control Low-Power Dynamic Content Addressable Memory Design For Iot Applications
Abstract
The Internet of things (IoT) is an emerging area in the semiconductor industry for low-power and high-speed applications. Many search engines of IoT applications require low power consumption and high-speed content addressable memory (CAM) devices for the transmission of data packets between servers and end devices. A CAM is a hardware device used for transfer of packets in a network router with high speed at the cost of power consumption. In this paper, a new dual bit control precharge free (PF) dynamic content addressable memory (DCAM) has been introduced. The proposed design uses a new charge control circuitry, which is used to control the dual DCAM cell to get the match line output for match/miss. Elimination of the precharge phase before the evaluation phase allows the proposed design to perform more search operations within the evaluation time. The proposed 64-bit PF-DCAM design is implemented using a CMOS 45-nm technology node and Monte Carlo simulations are performed for power and search delay validation. The simulation results show that the proposed design reduces power and search delay when compared to conventional DCAM designs.
Year
DOI
Venue
2021
10.3906/elk-1907-71
TURKISH JOURNAL OF ELECTRICAL ENGINEERING AND COMPUTER SCIENCES
Keywords
DocType
Volume
Dynamic content addressable memory, IoT, low power, match line, search delay
Journal
29
Issue
ISSN
Citations 
2
1300-0632
0
PageRank 
References 
Authors
0.34
0
2
Name
Order
Citations
PageRank
V.V. Satyanarayana Satti100.34
Sridevi Sriadibhatla200.34